#### **Basic Computer Architecture**

- Computers consist of:
  - Datapath
  - Control unit
- It is designed to implement a particular instruction set.
- ► The individual instructions are the engineering equivalent of the mathematician's

$$ightharpoonup z = f(x,y)$$



#### Opcode – Destination -Operands

- ▶ OPCODE
  - Selects the function
- DESTINATION
  - Is nearly always a datapath register
- **▶** OPERANDS
  - Usually come from datapath register

#### Instruction Format Examples



# Instruction Formats

- Where DR, SA ∧ SB point to processor registers in the datapath
- ►But Operand is itself an immediate operand

# Data and Instructions in Memory

#### Example for a 16 Bit processor, with 7, 3, 3, 3 bits

| Decimal address | Memory contents     | Decimal opcode          | Other specified fields     | Operation                  |
|-----------------|---------------------|-------------------------|----------------------------|----------------------------|
| 25              | 0000101 001 010 011 | 5 (Subtract)            | DR:1, SA:2 SB:3            | R1 ← R2 – R3               |
| 35              | 0100000 000 100 101 | 32 (Store)              | SA:4 SB:5                  | M [R4] ← R5                |
| 45              | 1000010 010 111 011 | 66 (Add Immedi-<br>ate) | DR:2 SA:7 OP:3             | R2 ← R7 + 3                |
| 55              | 1100011 101 110 100 | 96 (Branch on<br>zero)  | AD: 44 SA:6                | If R6 = 0,<br>PC ← PC - 20 |
| 70              | 0000000 011 000 000 | Data = 192. After e     | xecution of instruction in | 35, Data = 80.             |



#### Memory Module [entity]

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
entity memory is -- use unsigned for memory address
Port ( address : in unsigned std_logic_vector(31 downto 0);
    write_data : in std_logic_vector(31 downto 0);
    MemWrite, MemRead : in std_logic;
    read_data : out std_logic_vector(31 downto 0));
end memory;
```

## Memory Module [architecture]

```
architecture Behavioral of memory is
-- we will use the least significant 9 bit of the address - array(0 to 512)
type mem_array is array(0 to 7) of std_logic_vector(31 downto 0);
-- define type, for memory arrays
begin
mem process: process (address, write data)
-- initialize data memory, X denotes hexadecimal number
variable data mem : mem array := (
X"00000000", X"00000000", X"00000000", X"00000000",
X"00000000", X"00000000", X"00000000", X"00000000");
variable addr:integer
begin -- the following type conversion function is in std_logic_arith
addr:=conv_integer(address(2 downto 0));
if MemWrite ='1' then
data mem(addr):= write data;
elsif MemRead='1' then
read_data <= data_mem(addr) after 10 ns;</pre>
end if.
end process;
end Behavioral;
```

# A Single-cycle Hardwired Control Unit

- ► We briefly consider a system with the simplest possible control unit.
- ▶ The control unit:
  - ▶ Maps each OPCODE to a single datapath operation.
- Instructions are fetched from an instruction memory
- ► This is what all present systems with separate instruction and data code do.







# Truth Table BIT15 - BIT13

CSU22022, 14th Lecture, Dr. M. Manzke, Page: 13

The following operations classification helps with the implementation of the instruction decoder

|                                   | Ins    | truction | Bits   | Control Word Bits |    |    |    |    |              |  |
|-----------------------------------|--------|----------|--------|-------------------|----|----|----|----|--------------|--|
| Instruction Function Type         | Bit 15 | Bit 14   | Bit 13 | МВ                | MD | RW | MW | PL | JB           |  |
| ALU function using registers      | 0      | 0        | 0      | 0                 | 0  | 1  | 0  | 0  | X            |  |
| Shifter function using registers  | 0      | 0        | 1      | O                 | 0  | 1  | 0  | 0  | $\mathbf{X}$ |  |
| Memory write using register data  | 0      | 1        | 0      | 0                 | X  | 0  | 1  | O  | X            |  |
| Memory read using register data   | 0      | 1        | 1      | 0                 | 1  | 1  | 0  | 0  | $\mathbf{X}$ |  |
| ALU operation using a constant    | 1      | 0        | 0      | 1                 | 0  | 1  | 0  | 0  | $\mathbf{X}$ |  |
| Shifter function using a constant | 1      | 0        | 1      | 1                 | 0  | 1  | 0  | 0  | $\mathbf{X}$ |  |
| Conditional Branch                | 1      | 1        | 0      | X                 | X  | 0  | 0  | 1  | 0            |  |
| Unconditional Jump                | 1      | 1        | 1      | X                 | X  | 0  | 0  | 1  | 1            |  |



# Single-Cycle Computer Instruction Example

| Operation code | Symbolic<br>name | Format      | Description                              | Function                                                                                    | МВ | MD | RW | MW | PL | JB |
|----------------|------------------|-------------|------------------------------------------|---------------------------------------------------------------------------------------------|----|----|----|----|----|----|
| 1000010        | ADI              | Immediate   | Add immediate operand                    | $R[DR] \leftarrow R[SA] + zf I(2:0)$                                                        | 1  | 0  | 1  | 0  | 0  | 0  |
| 0110000        | LD               | Register    | Load memory content into register        | $R[DR] \leftarrow M[R[SA]]$                                                                 | 0  | 1  | 1  | 0  | 0  | 1  |
| 0100000        | ST               | Register    | Store register content in memory         | $M[R[SA]] \leftarrow R[SB]$                                                                 | 0  | 1  | 0  | 1  | 0  | 0  |
| 0011000        | SL               | Register    | Shift left                               | $R[DR] \leftarrow slR[SB]$                                                                  | 0  | 0  | 1  | 0  | 0  | 1  |
| 0001110        | NOT              | Register    | Complement register                      | $R[DR] \leftarrow \overline{R[SA]}$                                                         | 0  | 0  | 1  | 0  | 0  | 0  |
| 1100000        | BRZ              | Jump/Branch | If $R[SA] = 0$ , branch<br>to PC + se AD | If R[SA] = $0, PC \leftarrow PC + \text{se}AD$ ,<br>If R[SA] $\neq 0, PC \leftarrow PC + 1$ | 1  | 0  | 0  | 0  |    | 0  |

# Single-cycle Problem

- A single-cycle control unit cannot implement:
  - more complex addressing modes
  - Composite functions
    - ► E.g. Multiplication
- ► A single-cycle control unit has long worst case delay path.
  - ► Slow clock.



#### Multiple-Cycle Microprogrammed Computer





## Control Word Information for Datapath

Example, our project is different!

| 27 26 25 24 23 22 21 2 | ) 19 18 17 | 16 | 15 | 14 | 13     | 12     | 11     | 10     | 9  | 8 | 7 | 6  | 5 | 4 | 3  | 2      | 1      | 0      |
|------------------------|------------|----|----|----|--------|--------|--------|--------|----|---|---|----|---|---|----|--------|--------|--------|
| NA                     | MS         | ОМ |    | PL | P<br>L | T<br>D | T<br>A | T<br>B | МВ |   |   | FS |   |   | ОΜ | R<br>W | M<br>M | M<br>W |

| TD<br>Select | TA         | ТВ     | МВ       | 48   | FS                                                                                                                                                                                                            | SALL                                                                                                     | MD      | RW W          | ММ      | MW            | 5    |
|--------------|------------|--------|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------|---------------|---------|---------------|------|
|              | Select     | Select | Select   | Code | Function                                                                                                                                                                                                      | Code                                                                                                     | Select  | Function      | Select  | Function      | Code |
| R[DR]        | R[SA]      | R[SB]  | Register | 0    | F = A                                                                                                                                                                                                         | 00000                                                                                                    | FnUt    | No write (NW) | Address | No write (NW) | 0    |
| <b>R</b> 8   | <b>R</b> 8 | R8     | Constant | 1    | $F = A + 1$ $F = A + B$ $F = A + \overline{B} + 1$ $F = A + \overline{B} + 1$ $F = A - 1$ $F = A$ $F = A \wedge B$ $F = A \vee B$ $F = A \oplus B$ $F = \overline{A}$ $F = B$ | 00001<br>00010<br>00011<br>00100<br>00101<br>00110<br>00111<br>01000<br>01110<br>10000<br>10100<br>10100 | Data In | Write (WR)    | PC      | Write (WR)    | 1    |